| Name | Class | Date |
|------|-------|------|
|      |       |      |

#### **OBJECTIVES:**

Upon completion of this laboratory exercise, you should be able to:

- Write VHDL design code for an 8-to-1 multiplexer, create a simulation for the design, download and test it.
- Use an 8-bit MUX as a programmable waveform generator.
- Write VHDL code for a bus multiplexer, create a simulation for the design, download and test it.
- Use a bus MUX to switch 4-bit data to a seven-segment display.

#### **REFERENCE READING:**

Dueck, Robert K., Digital Design with CPLD Applications and VHDL:

Chapter 6: Combinational Logic Functions

6.1 Decoders (Seven-segment decoders)

6.3 Multiplexers

## **EQUIPMENT REQUIRED:**

Altera DE1 or DE2 Development and Education Board AC Adapter, minimum output: 7 VDC, 250 mA DC USB Blaster Cable Quartus II Software Anti-static wrist strap

## **PROCEDURE:**

#### **VHDL Multiplexer**

1. Write a VHDL file, using a selected signal assignment statement, to design an 8-to-1 multiplexer. Define the data inputs and select inputs as STD\_LOGIC\_VECTOR types. Make a new folder and save the file as **mux\_8ch.vhd** in that folder.

**2.** Write a test spec to test the correctness of this design.

| Instructor' | S | Initials |
|-------------|---|----------|
|             |   |          |

Use the test spec to create a simulation of the design in ModelSim. Show the simulation to your instructor.

Instructor's Initials\_\_\_\_\_

3. Make a new Block Diagram File to test the multiplexer. Save the file as **mux8test.bdf**. From the Quartus II **Project** menu, select **Set as Top-Level Entity**, as shown in Figure 1. We will use this file to place our previously designed MUX as a graphical component within a higher-level design file.



Figure 1 Project Menu

4. **Follow the instructions below and on the next page** to add two components to the design: the 8-channel multiplexer and a counter that will divide the CPLD board clock

frequency and generate a binary count so that the MUX output can be observed on an oscilloscope. The connections are shown in Figure 2.



Figure 2 MUX Test File (Block Diagram File)

5. MUX component: Open the VHDL file for the multiplexer. From the **File** menu, select **Create/Update**, then **Create Symbol Files for the Current File**. Place the component in the Block Diagram File by double-clicking on a blank space on the desktop and selecting the component from the **Project** library in the dialog box that opens, as shown in Figure 3.



Figure 3 Inserting a user-defined component

6. Clock divider component: The clock divider is called **clkdiv12**. It contains three outputs to control the MUX select inputs, as well as an output called **trigger**, which generates a HIGH pulse when MUX channel d[0] is selected. This can be used to

synchronize the oscilloscope trace to a known starting point in a repeating cycle. Its VHDL file is found on the department network in folder:

## I:\Course Material\Digital Design\Student\_Lab\_Files\Lab04\_MUX\_Apps

Copy this VHDL file to the project folder. Open the file and create the component for the clock divider, using the same procedure as for the other component.

4. Compile the project. Choose pin numbers as shown in Table 1.

Table 1 Pin Assignments for MUX Test Circuit

| Board: DE2             |                                                         |                  |                               |  |  |
|------------------------|---------------------------------------------------------|------------------|-------------------------------|--|--|
| Family: Cyclone II     |                                                         |                  |                               |  |  |
| <b>Device:</b> EP2C201 | <b>Device:</b> EP2C20F484C7 (DE1) or EP2C35F672C6 (DE2) |                  |                               |  |  |
| Pin Name               | Pin Number (DE1)                                        | Pin Number (DE2) | <b>Input or Output Device</b> |  |  |
| d[0]                   |                                                         |                  |                               |  |  |
| d[1]                   |                                                         |                  |                               |  |  |
| d[2]                   |                                                         |                  |                               |  |  |
| d[3]                   |                                                         |                  |                               |  |  |
| d[4]                   |                                                         |                  |                               |  |  |
| d[5]                   |                                                         |                  |                               |  |  |
| d[6]                   |                                                         |                  |                               |  |  |
| d[7]                   |                                                         |                  |                               |  |  |
| у                      | P18                                                     | W23              | JP2-40                        |  |  |
| clock                  | L1                                                      | N2               | 50 MHz Clock                  |  |  |
| trigger                | P17                                                     | W25              | JP2-39                        |  |  |

5. Download the design to the test board.

#### Monitoring the MUX Waveform Generator with an Oscilloscope

1. Connect one channel of an oscilloscope to the **y** output of the multiplexer, as shown in Table 2. Connect the other channel to the **trigger** output of the clock divider. Trigger the oscilloscope on the channel with the **trigger** signal.

**Table 2 Connections for oscilloscope** 

| Connection: IDE Cable into JP2 (right side of board) |  |
|------------------------------------------------------|--|
| y: Insert wire into pin 40                           |  |
| <b>trigger:</b> Insert wire into pin 39              |  |
| <b>ground:</b> Insert wire into pin 30               |  |

| 2. Set the D switches to 01010101. What do you see on the oscilloscope? How does this relate to the D inputs.                                                                                                              |                                                                         |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                            |                                                                         |  |
| 3. Change the D switches to 00010100. How does the waveform change the D switches to 00010100.                                                                                                                             | ange?                                                                   |  |
| <b>4.</b> Set the D switches to 00000000. Change the switches to HIGH, o observations below.                                                                                                                               | one at a time. Note your                                                |  |
|                                                                                                                                                                                                                            |                                                                         |  |
|                                                                                                                                                                                                                            | tructor's Initials                                                      |  |
| <b>5.</b> Close the project for the 8-channel MUX.                                                                                                                                                                         |                                                                         |  |
| VHDL Bus Multiplexer                                                                                                                                                                                                       |                                                                         |  |
| 1. Create a new folder for a VHDL Bus Multiplexer. Write a VHDL multiplexer that switches two 4-bit inputs, <b>x</b> and <b>y</b> to a 4-bit output, type BIT_VECTOR. Save the file as in the new folder as <b>quad2to</b> | $\mathbf{z}$ . Define $\mathbf{x}$ , $\mathbf{y}$ , and $\mathbf{z}$ as |  |
| 2. Write a test spec to test the correctness of this design.                                                                                                                                                               |                                                                         |  |
|                                                                                                                                                                                                                            |                                                                         |  |
|                                                                                                                                                                                                                            |                                                                         |  |
| Ins                                                                                                                                                                                                                        | tructor's Initials                                                      |  |
| Use the test spec you wrote to create a simulation in ModelSim. Sho                                                                                                                                                        | ow the simulation to                                                    |  |
| your instructor.  Ins                                                                                                                                                                                                      | tructor's Initials                                                      |  |

3. Create a symbol for the MUX and, in a new Block Diagram File, connect the **z** outputs to a hexadecimal-to-seven-segment decoder created in Lab 3, as shown in Figure 4. Recall that the Altera DE2 board has common anode (active-LOW) numerical displays.



Figure 4 4-bit Bus MUX Test Circuit

4. Assign the device and pin numbers as shown in Table 3.

Table 3 Pin Assignments for 4-bit Bus MUX Test Circuit

| Board: DE2          |                    |                          |  |  |
|---------------------|--------------------|--------------------------|--|--|
| Family: Cyc         | Family: Cyclone II |                          |  |  |
| <b>Device:</b> EP20 | C20F484C7 (DE      | 1) or EP2C35F672C6 (DE2) |  |  |
| Pin Name            | Pin Number         | Switch or LED Number     |  |  |
| y[0]                |                    |                          |  |  |
| y[1]                |                    |                          |  |  |
| y[2]                |                    |                          |  |  |
| y[3]                |                    |                          |  |  |
| x[0]                |                    |                          |  |  |
| x[1]                |                    |                          |  |  |
| x[2]                |                    |                          |  |  |
| x[3]                |                    |                          |  |  |
| select              |                    |                          |  |  |
| digit[0]            |                    |                          |  |  |
| digit[1]            |                    |                          |  |  |
| digit[2]            |                    |                          |  |  |
| digit[3]            |                    |                          |  |  |
| digit[4]            |                    |                          |  |  |
| digit[5]            |                    |                          |  |  |
| digit[6]            |                    |                          |  |  |

- 5. Save and compile the file and download it to the CPLD test board.
- 6. Set switches for input  $\mathbf{x}$  to 0101. Set switches input  $\mathbf{y}$  to 1100. What effect does the **Select** switch have on the digit shown on the seven-segment display? Try several combinations of  $\mathbf{x}$  and  $\mathbf{y}$ . Show the results to your instructor.

Instructor's Initials\_\_\_\_\_